

Sample &

Buv





SLUSC91C-OCTOBER 2015-REVISED FEBRUARY 2016

# bg27426 System-Side Impedance Track<sup>™</sup> Fuel Gauge

Technical

Documents

#### Features 1

- Single-Cell Li-Ion Battery Fuel Gauge
  - Resides on System Board
  - Supports Embedded or Removable Batteries
  - Powers Directly from the Battery with Integrated LDO
  - Supports a Low-Value External Sense Resistor  $(10 \text{ m}\Omega)$
- Ultra Low Power Consumption in NORMAL (50 µA) and SLEEP (9 µA) Modes
- Battery Fuel Gauging Based on Patented Impedance Track<sup>™</sup> Technology
  - Provides Three Selectable Pre-Programmed Profiles for 4.2-V, 4.35-V, and 4.4-V Cells
  - Reports Remaining Capacity and State-of-Charge (SOC) with Smoothing Filter
  - Adjusts Automatically for Battery Aging, Self-Discharge, Temperature, and Rate Changes
  - Estimates Battery State-of-Health (Aging)
- Microcontroller Peripheral Interface Supports:
  - 400-kHz I<sup>2</sup>C<sup>™</sup> Serial Interface
  - Configurable SOC Interrupt or Battery Low Digital Output Warning
  - Internal Temperature Sensor OR Host **Reported Temperature OR External Thermistor**

#### Applications 2

- Smartphones, Feature Phones, and Tablets
- Wearables
- **Building Automation**
- Portable Medical/Industrial Handsets
- Portable Audio
- Gaming

# 3 Description

Tools &

Software

The Texas Instruments bg27426 battery fuel gauge is a single-cell gauge that requires minimal userconfiguration and system microcontroller firmware development, leading to quick system bring-up.

Support &

Community

20

Three chemistry profiles are pre-programmed to enable minimum user-configuration, and to help manage customer inventory across projects with different battery chemistries. The bq27426 battery fuel gauge has very low sleep power consumption leading to longer battery run time. Configurable interrupts help save system power and free up the host from continuous polling. Accurate temperature sensing is supported via an external thermistor.

The bq27426 battery fuel gauge uses the patented Impedance Track<sup>™</sup> algorithm for fuel gauging, and provides information such as remaining battery capacity (mAh), state-of-charge (%), and battery voltage (mV).

Battery fuel gauging with the bg27426 fuel gauge requires connections only to PACK+ (P+) and PACK-(P-) for a removable battery pack or embedded battery circuit. The tiny, 9-ball, 1.62 mm x 1.58 mm, 0.5 mm pitch NanoFree™ chip scale package (DSBGA) is ideal for space-constrained applications.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE | BODY SIZE (NOM)   |  |  |
|-------------|---------|-------------------|--|--|
| bq27426     | YZF (9) | 1.62 mm x 1.58 mm |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.



#### **Simplified Schematic**



www.ti.com

# **Table of Contents**

| 1 | Feat | tures 1                                                                       |
|---|------|-------------------------------------------------------------------------------|
| 2 | Арр  | lications 1                                                                   |
| 3 | Des  | cription 1                                                                    |
| 4 | Rev  | ision History 2                                                               |
| 5 | Pin  | Configuration and Functions                                                   |
| 6 |      | cifications 4                                                                 |
|   | 6.1  | Absolute Maximum Ratings 4                                                    |
|   | 6.2  | ESD Ratings 4                                                                 |
|   | 6.3  | Recommended Operating Conditions 4                                            |
|   | 6.4  | Thermal Information 5                                                         |
|   | 6.5  | Supply Current 5                                                              |
|   | 6.6  | Digital Input and Output DC Characteristics 5                                 |
|   | 6.7  | LDO Regulator, Wake-up, and Auto-Shutdown DC<br>Characteristics               |
|   | 6.8  | LDO Regulator, Wake-up, and Auto-Shutdown AC Characteristics                  |
|   | 6.9  | ADC (Temperature and Cell Measurement)<br>Characteristics                     |
|   | 6.10 | Integrating ADC (Coulomb Counter) Characteristics                             |
|   | 6.11 | I <sup>2</sup> C-Compatible Interface Communication Timing<br>Characteristics |
|   | 6.12 | SHUTDOWN and WAKE-UP Timing 8                                                 |

|     | 0.40 | The local Observation in the second |
|-----|------|-------------------------------------|
|     |      | Typical Characteristics             |
| 7   | Deta | iled Description                    |
|     | 7.1  | Overview                            |
|     | 7.2  | Functional Block Diagram            |
|     | 7.3  | Feature Description                 |
|     | 7.4  | Device Functional Modes 11          |
| 8   | Appl | ication and Implementation12        |
|     | 8.1  | Application Information             |
|     | 8.2  | Typical Applications 12             |
| 9   | Pow  | er Supply Recommendation 15         |
|     |      | Power Supply Decoupling 15          |
| 10  | Layo | out                                 |
|     | 10.1 | Layout Guidelines 15                |
|     | 10.2 | Layout Example 16                   |
| 11  | Devi | ice and Documentation Support 17    |
|     | 11.1 |                                     |
|     | 11.2 | Community Resources 17              |
|     |      | Trademarks 17                       |
|     | 11.4 | Electrostatic Discharge Caution 17  |
|     | 11.5 | -                                   |
| 12  | Mec  | hanical, Packaging, and Orderable   |
| . — |      | mation                              |
|     |      |                                     |

# 4 Revision History

| Cł | Changes from Revision B (February 2016) to Revision C |   |  |  |  |  |
|----|-------------------------------------------------------|---|--|--|--|--|
| •  | Changed the Simplified Schematic                      | 1 |  |  |  |  |
| •  | Changed the Functional Block Diagram                  | 9 |  |  |  |  |



## 5 Pin Configuration and Functions





#### **Bottom View**



#### **Pin Functions**

| PIN  |                                                                                                                                                                                                                                    |      | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME | NUMBER                                                                                                                                                                                                                             | ITPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
| BAT  | AT C3 PI, AI LDO regulator input and battery voltage measurement input. Kelvin sense connect to posi<br>battery terminal (PACKP). Connect a capacitor (1 μF) between BAT and V <sub>SS</sub> . Place the ca<br>close to the gauge. |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| BIN  | B1                                                                                                                                                                                                                                 | DI   | Battery insertion detection input. If <b>OpConfig [BI_PU_EN]</b> = 1 (default), a logic low on the pin is detected as battery insertion. For a removable pack, the BIN pin can be connected to $V_{SS}$ through a pulldown resistor on the pack, typically the 10-k $\Omega$ thermistor; the system board should use a 1.8-M $\Omega$ pullup resistor to $V_{DD}$ to ensure the BIN pin is high when a battery is removed. If the battery is embedded in the system, it is recommended to leave [ <b>BI_PU_EN]</b> = 1 and use a 10-k $\Omega$ pulldown resistor from BIN to $V_{SS}$ . If [ <b>BI_PU_EN]</b> = 0, then the host must inform the gauge of battery insertion and removal with the <i>BAT_INSERT</i> and <i>BAT_REMOVE</i> subcommands. A 10-k $\Omega$ pulldown resistor should be placed between BIN and $V_{SS}$ , even if this pin is unused. <b>NOTE:</b> The BIN pin must not be shorted directly to $V_{CC}$ or $V_{SS}$ and any pullup resistor on the BIN pin must be connected only to $V_{DD}$ and not an external voltage rail. If an external thermistor is used for temperature input, the thermistor should be connected between this pin and $V_{SS}$ . |  |  |

(1) IO = Digital input-output, AI = Analog input, P = Power connection

STRUMENTS

XAS

#### **Pin Functions (continued)**

| PIN             |        |        | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
|-----------------|--------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME            | NUMBER | ITPE'' | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| GPOUT           | A1     | DO     | This open-drain output can be configured to indicate BAT_LOW when the <b>OpConfig</b><br>[ <b>BATLOWEN</b> ] bit is set. By default [ <b>BATLOWEN</b> ] is cleared and this pin performs an interrupt<br>function (SOC_INT) by pulsing for specific events, such as a change in state-of-charge. Signal<br>polarity for these functions is controlled by the [ <b>GPIOPOL</b> ] configuration bit. This pin should not<br>be left floating, even if unused; therefore, a 10-k $\Omega$ pullup resistor is recommended. If the device<br>is in SHUTDOWN mode, toggling GPOUT will make the gauge exit SHUTDOWN.<br>It is recommended to connect GPOUT to a GPIO of the host MCU so that in case of any<br>inadvertent shutdown condition, the gauge can be commanded to come out of SHUTDOWN. |  |  |
| SCL A3          |        | DIO    | lave I <sup>2</sup> C serial bus for communication with system (Master). Open-drain pins. Use with external                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| SDA             | A2     | DIO    | 10-k $\Omega$ pullup resistors (typical) for each pin. If the external pullup resistors will be disconnected from these pins during normal operation, recommend using external 1-M $\Omega$ pulldown resistors to V <sub>SS</sub> at each pin to avoid floating inputs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
| SRN             | C2     | AI     | Coulomb counter differential inputs expecting an external 10 mΩ, 1% sense resistor in the high-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| SRP             | C1     | AI     | side current path. Kelvin sense connect SRP to the positive battery terminal (PACKP) side of the external sense resistor. Kelvin sense connect SRN to the other side of the external sense resistor, the positive connection to the system (VSYS). No calibration is required. The fuel gauge is pre-calibrated for a standard 10 m $\Omega$ , 1% sense resistor.                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
| V <sub>DD</sub> | В3     | PO     | 1.8-V regulator output. Decouple with 2.2- $\mu$ F ceramic capacitor to V <sub>SS</sub> . This pin is not intended to provide power for other devices in the system.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| V <sub>SS</sub> | B2     | PI     | Ground pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |

## 6 Specifications

## 6.1 Absolute Maximum Ratings

Over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                   |                                                         | MIN  | MAX                    | UNIT |
|-------------------|---------------------------------------------------------|------|------------------------|------|
| $V_{BAT}$         | BAT pin input voltage range                             | -0.3 | 6                      | V    |
| V                 | SRP and SRN pins input voltage range                    | -0.3 | V <sub>BAT</sub> + 0.3 | V    |
| V <sub>SR</sub>   | Differential voltage across SRP and SRN. ABS(SRP - SRN) |      | 2                      | V    |
| V <sub>DD</sub>   | V <sub>DD</sub> pin supply voltage range (LDO output)   | -0.3 | 2                      | V    |
| V <sub>IOD</sub>  | Open-drain IO pins (SDA, SCL)                           | -0.3 | 6                      | V    |
| V <sub>IOPP</sub> | Push-pull IO pins (BIN)                                 | -0.3 | V <sub>DD</sub> + 0.3  | V    |
| T <sub>A</sub>    | Operating free-air temperature range                    | -40  | 85                     | °C   |
| Storage t         | emperature, T <sub>stg</sub>                            | -65  | 150                    | °C   |

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 6.2 ESD Ratings

|                    |               |                                                                                | VALUE | UNIT |
|--------------------|---------------|--------------------------------------------------------------------------------|-------|------|
| V                  | Electrostatic | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±1500 | V    |
| V <sub>(ESD)</sub> | discharge     | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±250  | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

 $T_A = 30^{\circ}C$  and  $V_{REGIN} = V_{BAT} = 3.6$  V (unless otherwise noted)

|                                   |                                                                                        |                                                                                                   | MIN | NOM | MAX | UNIT |
|-----------------------------------|----------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| $C_{BAT}^{(1)}$                   | External input capacitor for internal LDO between BAT and $V_{SS}$                     | Nominal capacitor values specified. Recommend<br>a 5% ceramic X5R-type capacitor located close to |     | 0.1 |     | μF   |
| C <sub>LDO18</sub> <sup>(1)</sup> | External output capacitor for internal LDO between $V_{\text{DD}}$ and $V_{\text{SS}}$ | the device.                                                                                       |     | 2.2 |     | μF   |

(1) Specified by design. Not production tested.



## **Recommended Operating Conditions (continued)**

 $T_A = 30^{\circ}C$  and  $V_{REGIN} = V_{BAT} = 3.6$  V (unless otherwise noted)

|                |                                                                   | MIN  | NOM | MAX | UNIT |
|----------------|-------------------------------------------------------------------|------|-----|-----|------|
| $V_{PU}^{(1)}$ | External pullup voltage for open-<br>drain pins (SDA, SCL, GPOUT) | 1.62 |     | 3.6 | V    |

## 6.4 Thermal Information

|                     |                                              | bq27426     |      |
|---------------------|----------------------------------------------|-------------|------|
|                     | THERMAL METRIC <sup>(1)</sup>                | YZF (DSBGA) | UNIT |
|                     |                                              | 9 PINS      |      |
| $R_{\thetaJA}$      | Junction-to-ambient thermal resistance       | 64.1        | °C/W |
| R <sub>0JCtop</sub> | Junction-to-case (top) thermal resistance    | 59.8        | °C/W |
| $R_{\theta J B}$    | Junction-to-board thermal resistance         | 52.7        | °C/W |
| $\Psi_{JT}$         | Junction-to-top characterization parameter   | 0.3         | °C/W |
| Ψ <sub>JB</sub>     | Junction-to-board characterization parameter | 28.3        | °C/W |
| R <sub>0JCbot</sub> | Junction-to-case (bottom) thermal resistance | 2.4         | °C/W |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

## 6.5 Supply Current

 $T_A = 30^{\circ}C$  and  $V_{REGIN} = V_{BAT} = 3.6V$  (unless otherwise noted)

|                 | PARAMETER             | TEST CONDITIONS                                                                   | MIN | TYP | MAX | UNIT |
|-----------------|-----------------------|-----------------------------------------------------------------------------------|-----|-----|-----|------|
| $I_{CC}^{(1)}$  | NORMAL mode current   | I <sub>LOAD</sub> > Sleep Current <sup>(2)</sup>                                  |     | 50  |     | μA   |
| $I_{SLP}^{(1)}$ | SLEEP mode current    | I <sub>LOAD</sub> < Sleep Current <sup>(2)</sup>                                  |     | 9   |     | μA   |
| $I_{SD}^{(1)}$  | SHUTDOWN mode current | Fuel gauge in host commanded<br>SHUTDOWN mode.<br>(LDO regulator output disabled) |     | 0.6 |     | μΑ   |

(1) Specified by design. Not production tested.

(2) Wake Comparator Disabled.

## 6.6 Digital Input and Output DC Characteristics

 $T_A = -40^{\circ}$ C to 85°C, typical values at  $T_A = 30^{\circ}$ C and  $V_{REGIN} = 3.6$  V (unless otherwise noted)

|                     | PARAMETER                                    | TEST CONDITIONS                      | MIN                   | TYP | MAX | UNIT |
|---------------------|----------------------------------------------|--------------------------------------|-----------------------|-----|-----|------|
| V <sub>IH(OD)</sub> | Input voltage, high <sup>(2)</sup>           | External pullup resistor to $V_{PU}$ | V <sub>PU</sub> × 0.7 |     |     | V    |
| V <sub>IH(PP)</sub> | Input voltage, high <sup>(3)</sup>           |                                      | 1.4                   |     |     | V    |
| V <sub>IL</sub>     | Input voltage, low <sup>(2) (3)</sup>        |                                      |                       |     | 0.6 | V    |
| V <sub>OL</sub>     | Output voltage, low <sup>(2)</sup>           |                                      |                       |     | 0.6 | V    |
| I <sub>OH</sub>     | Output source current, high <sup>(2)</sup>   |                                      |                       |     | 0.5 | mA   |
| I <sub>OL(OD)</sub> | Output sink current, low <sup>(2)</sup>      |                                      |                       |     | -3  | mA   |
| $C_{IN}^{(1)}$      | Input capacitance <sup>(2)(3)</sup>          |                                      |                       |     | 5   | pF   |
| l <sub>lkg</sub>    | Input Leakage Current (SCL, SDA, BIN, GPOUT) |                                      |                       |     | 1   | μA   |

(1) Specified by design. Not production tested.

(2) Open Drain pins: (SCL, SDA, GPOUT)

(3) Push-Pull pin: (BIN)

## 6.7 LDO Regulator, Wake-up, and Auto-Shutdown DC Characteristics

 $T_{A} = -40^{\circ}$ C to 85°C, typical values at  $T_{A} = 30^{\circ}$ C and  $V_{REGIN} = 3.6$  V (unless otherwise noted)

| PARAMETER       |                          | TEST CONDITIONS | MIN  | TYP  | MAX | UNIT |
|-----------------|--------------------------|-----------------|------|------|-----|------|
| $V_{BAT}$       | BAT pin regulator input  |                 | 2.45 |      | 4.5 | V    |
| $V_{\text{DD}}$ | Regulator output voltage |                 |      | 1.85 |     | V    |

(1) Specified by design. Not production tested.

Copyright © 2015–2016, Texas Instruments Incorporated

## LDO Regulator, Wake-up, and Auto-Shutdown DC Characteristics (continued)

 $T_A = -40^{\circ}$ C to 85°C, typical values at  $T_A = 30^{\circ}$ C and  $V_{REGIN} = 3.6$  V (unless otherwise noted)

|                                 |                                                                               |                                | MINI | TVD  |     |      |
|---------------------------------|-------------------------------------------------------------------------------|--------------------------------|------|------|-----|------|
|                                 | PARAMETER                                                                     | TEST CONDITIONS                | MIN  | TYP  | MAX | UNIT |
| UVLO <sub>IT+</sub>             | V <sub>BAT</sub> undervoltage lock-out<br>LDO wake-up rising threshold        |                                |      | 2    |     | V    |
| UVLO <sub>IT-</sub>             | V <sub>BAT</sub> undervoltage lock-out<br>LDO auto-shutdown falling threshold |                                |      | 1.95 |     | V    |
| V <sub>WU+</sub> <sup>(1)</sup> | GPOUT (input) LDO Wake-up rising edge threshold <sup>(2)</sup>                | LDO Wake-up from SHUTDOWN mode | 1.2  |      |     | V    |

(2) If the device is commanded to SHUTDOWN via  $I^2C$  with  $V_{BAT} > UVLO_{IT+}$ , a wake-up rising edge trigger is required on GPOUT.

## 6.8 LDO Regulator, Wake-up, and Auto-Shutdown AC Characteristics

 $T_A = -40^{\circ}$ C to 85°C, typical values at  $T_A = 30^{\circ}$ C and  $V_{REGIN} = 3.6$  V (unless otherwise noted)

|                                   | PARAMETER                            | TEST CONDITIONS                                                                                        | MIN | TYP | MAX | UNIT |
|-----------------------------------|--------------------------------------|--------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>SHDN</sub> <sup>(1)</sup>  | SHUTDOWN entry time                  | Time delay from SHUTDOWN command to LDO output disable.                                                |     |     | 250 | ms   |
| t <sub>SHUP</sub> <sup>(1)</sup>  | SHUTDOWN GPOUT low time              | Minimum low time of GPOUT (input) in SHUTDOWN before WAKEUP                                            | 10  |     |     | μs   |
| $t_{VDD}^{(1)}$                   | Initial V <sub>DD</sub> output delay |                                                                                                        |     | 13  |     | ms   |
| t <sub>WUVDD</sub> <sup>(1)</sup> | Wake-up V <sub>DD</sub> output delay | Time delay from rising edge of GPOUT (input) to nominal V <sub>DD</sub> output.                        |     | 8   |     | ms   |
| t <sub>PUCD</sub>                 | Power-up communication delay         | Time delay from rising edge of<br>REGIN to the Active state. Includes<br>firmware initialization time. |     | 250 |     | ms   |

(1) Specified by design. Not production tested.

## 6.9 ADC (Temperature and Cell Measurement) Characteristics

 $T_A = -40^{\circ}$ C to 85°C; typical values at  $T_A = 30^{\circ}$ C and  $V_{REGIN} = 3.6$  V (unless otherwise noted)

|                       | PARAMETER                         | TEST CONDITIONS         | MIN  | TYP | MAX | UNIT |
|-----------------------|-----------------------------------|-------------------------|------|-----|-----|------|
| V <sub>IN(BAT)</sub>  | BAT pin voltage measurement range | Voltage divider enabled | 2.45 |     | 4.5 | V    |
| t <sub>ADC_CONV</sub> | Conversion time                   |                         |      | 125 |     | ms   |
|                       | Effective resolution              |                         |      | 15  |     | bits |

(1) Specified by design. Not tested in production.

#### 6.10 Integrating ADC (Coulomb Counter) Characteristics

 $T_A = -40^{\circ}$ C to 85°C; typical values at  $T_A = 30^{\circ}$ C and  $V_{REGIN} = 3.6$  V (unless otherwise noted)

| PARAMETER            |                                                 | TEST CONDITIONS   | MIN | TYP      | MAX | UNIT |
|----------------------|-------------------------------------------------|-------------------|-----|----------|-----|------|
| V <sub>SR</sub>      | Input voltage range from BAT to<br>SRP/SRN pins |                   |     | BAT ± 25 |     | mV   |
| t <sub>SR_CONV</sub> | Conversion time                                 | Single conversion |     | 1        |     | s    |
|                      | Effective Resolution                            | Single conversion |     | 16       |     | bits |

(1) Specified by design. Not tested in production.

## 6.11 I<sup>2</sup>C-Compatible Interface Communication Timing Characteristics

 $T_A = -40^{\circ}$ C to 85°C; typical values at  $T_A = 30^{\circ}$ C and  $V_{REGIN} = 3.6$  V (unless otherwise noted)

|                     |                                    |  | MIN | NOM I | MAX | UNIT |  |  |  |
|---------------------|------------------------------------|--|-----|-------|-----|------|--|--|--|
| Standard            | Standard Mode (100 kHz)            |  |     |       |     |      |  |  |  |
| t <sub>d(STA)</sub> | Start to first falling edge of SCL |  | 4   |       |     | μs   |  |  |  |
| t <sub>w(L)</sub>   | SCL pulse duration (low)           |  | 4.7 |       |     | μs   |  |  |  |

(1) Specified by design. Not production tested.

6 Submit Documentation Feedback



## I<sup>2</sup>C-Compatible Interface Communication Timing Characteristics (continued)

 $T_A = -40^{\circ}C$  to 85°C; typical values at  $T_A = 30^{\circ}C$  and  $V_{REGIN} = 3.6$  V (unless otherwise noted)

|                       |                                      |                               | MIN  | NOM MA | UNIT  |
|-----------------------|--------------------------------------|-------------------------------|------|--------|-------|
| t <sub>w(H)</sub>     | SCL pulse duration (high)            |                               | 4    |        | μs    |
| t <sub>su(STA)</sub>  | Setup for repeated start             |                               | 4.7  |        | μs    |
| t <sub>su(DAT)</sub>  | Data setup time                      | Host drives SDA               | 250  |        | ns    |
| t <sub>h(DAT)</sub>   | Data hold time                       | Host drives SDA               | 0    |        | ns    |
| t <sub>su(STOP)</sub> | Setup time for stop                  |                               | 4    |        | μs    |
| t <sub>(BUF)</sub>    | Bus free time between stop and start | Includes Command Waiting Time | 66   |        | μs    |
| t <sub>f</sub>        | SCL or SDA fall time <sup>(1)</sup>  |                               |      | 30     | ) ns  |
| t <sub>r</sub>        | SCL or SDA rise time <sup>(1)</sup>  |                               |      | 30     | ) ns  |
| f <sub>SCL</sub>      | Clock frequency <sup>(2)</sup>       |                               |      | 10     | ) kHz |
| Fast Mode             | e (400 kHz)                          |                               |      |        |       |
| t <sub>d(STA)</sub>   | Start to first falling edge of SCL   |                               | 600  |        | ns    |
| t <sub>w(L)</sub>     | SCL pulse duration (low)             |                               | 1300 |        | ns    |
| t <sub>w(H)</sub>     | SCL pulse duration (high)            |                               | 600  |        | ns    |
| t <sub>su(STA)</sub>  | Setup for repeated start             |                               | 600  |        | ns    |
| t <sub>su(DAT)</sub>  | Data setup time                      | Host drives SDA               | 100  |        | ns    |
| t <sub>h(DAT)</sub>   | Data hold time                       | Host drives SDA               | 0    |        | ns    |
| t <sub>su(STOP)</sub> | Setup time for stop                  |                               | 600  |        | ns    |
| t <sub>(BUF)</sub>    | Bus free time between stop and start | Includes Command Waiting Time | 66   |        | μs    |
| t <sub>f</sub>        | SCL or SDA fall time <sup>(1)</sup>  |                               |      | 30     | ) ns  |
| t <sub>r</sub>        | SCL or SDA rise time <sup>(1)</sup>  |                               |      | 30     | ) ns  |
| f <sub>SCL</sub>      | Clock frequency <sup>(2)</sup>       |                               |      | 40     | ) kHz |

(2) If the clock frequency (f<sub>SCL</sub>) is > 100 kHz, use 1-byte write commands for proper operation. All other transactions types are supported at 400 kHz. (See <sup>P</sup>C Interface and <sup>P</sup>C Command Waiting Time.)



Figure 1. I<sup>2</sup>C-Compatible Interface Timing Diagrams

## 6.12 SHUTDOWN and WAKE-UP Timing



\* GPOUT is configured as an input for wake-up signaling.





## 6.13 Typical Characteristics



## 7 Detailed Description

## 7.1 Overview

SLUSC91C - OCTOBER 2015-REVISED FEBRUARY 2016

bq27426

The bq27426 fuel gauge accurately predicts the battery capacity and other operational characteristics of a single Li-based rechargeable cell. It can be interrogated by a system processor to provide cell information, such as state-of-charge (SoC).

#### NOTE The following formatting conventions are used in this document:

**Commands**: *italics* with parentheses() and no breaking spaces, for example, Control().

Data Flash: italics, bold, and breaking spaces, for example, Design Capacity.

Register bits and flags: italics with brackets [], for example, [TDA]

Data flash bits: italics, bold, and brackets [], for example, [LED1]

Modes and states: ALL CAPITALS, for example, UNSEALED mode.

## 7.2 Functional Block Diagram



## 7.3 Feature Description

Information is accessed through a series of commands, called *Standard Commands*. Further capabilities are provided by the additional *Extended Commands* set. Both sets of commands, indicated by the general format *Command*), are used to read and write information contained within the control and status registers, as well as its data locations. Commands are sent from system to gauge using the I<sup>2</sup>C serial communications engine, and can be executed during application development, system manufacture, or end-equipment operation.

The key to the high-accuracy gas gauging prediction is Texas Instruments proprietary Impedance Track<sup>™</sup> algorithm. This algorithm uses cell measurements, characteristics, and properties to create state-of-charge predictions that can achieve high accuracy across a wide variety of operating conditions and over the lifetime of the battery.

The fuel gauge measures the charging and discharging of the battery by monitoring the voltage across a small-value sense resistor. When a cell is attached to the fuel gauge, cell impedance is computed based on cell current, cell open-circuit voltage (OCV), and cell voltage under loading conditions.

The fuel gauge uses an integrated temperature sensor for estimating cell temperature. Alternatively, the host processor can provide temperature data for the fuel gauge.

More details are found in the *bq27426 Technical Reference Manual* (SLUUBB0).

www.ti.com

#### Feature Description (continued)

#### 7.3.1 Communications

#### 7.3.1.1 $m \ell^2 C$ Interface

The fuel gauge supports the standard I<sup>2</sup>C read, incremental read, quick read, one-byte write, and incremental write functions. The 7-bit device address (ADDR) is the most significant 7 bits of the hex address and is fixed as 1010101. The first 8 bits of the I<sup>2</sup>C protocol are, therefore, 0xAA or 0xAB for write or read, respectively.



(S = Start, Sr = Repeated Start, A = Acknowledge, N = No Acknowledge, and P = Stop).

## Figure 6. I<sup>2</sup>C Interface

The quick read returns data at the address indicated by the address pointer. The address pointer, a register internal to the  $I^2C$  communication engine, increments whenever data is acknowledged by the fuel gauge or the  $I^2C$  master. "Quick writes" function in the same manner and are a convenient means of sending multiple bytes to consecutive command locations (such as two-byte commands that require two bytes of data).

The following command sequences are not supported:

|             |        | <b>r</b> | 1   |                 | 7 |
|-------------|--------|----------|-----|-----------------|---|
| S ADDRI6:01 | 10 I A | CMD[7:0] | 1 A | 1 DATA[7:0] 1 N | P |
|             |        |          |     |                 |   |

Figure 7. Attempt To Write a Read-only Address (Nack After Data Sent By Master)

| S ADDR[6:0] 0 A | CMD[7:0] N P |
|-----------------|--------------|
|-----------------|--------------|

#### Figure 8. Attempt To Read an Address Above 0x6B (Nack Command):

#### 7.3.1.2 *P*C Time Out

The  $I^2C$  engine releases both SDA and SCL if the  $I^2C$  bus is held low for 2 seconds. If the fuel gauge is holding the lines, releasing them frees them for the master to drive the lines. If an external condition is holding either of the lines low, the  $I^2C$  engine enters the low-power SLEEP mode.

#### Feature Description (continued)

### 7.3.1.3 PC Command Waiting Time

To ensure proper operation at 400 kHz, a  $t_{(BUF)} \ge 66 \ \mu s$  bus-free waiting time must be inserted between all packets addressed to the fuel gauge. In addition, if the SCL clock frequency ( $f_{SCL}$ ) is > 100 kHz, use individual 1-byte write commands for proper data flow control. The following diagram shows the standard waiting time required between issuing the control subcommand the reading the status result. For read-write standard command, a minimum of 2 seconds is required to get the result updated. For read-only standard commands, there is no waiting time required, but the host must not issue any standard command more than two times per second. Otherwise, the gauge could result in a reset issue due to the expiration of the watchdog timer.

| S ADDR [6:0] 0 A                                                                            | CMD [7:0] | A    | DATA [7:0] | AP       | 66µs       |   |            |     |      |
|---------------------------------------------------------------------------------------------|-----------|------|------------|----------|------------|---|------------|-----|------|
| S ADDR [6:0] 0 A                                                                            | CMD [7:0] | A    | DATA [7:0] | AP       | 66µs       |   |            |     |      |
| S ADDR [6:0] 0 A                                                                            | CMD [7:0] | A Sr | ADDR [6:0  | 0] [1] A | DATA [7:0] | A | DATA [7:0] | N P | 66µs |
| Waiting time inserted between two 1-byte write packets for a subcommand and reading results |           |      |            |          |            |   |            |     |      |

(required for 100 kHz <  $f_{scl} \le 400$  kHz)

| S ADDR [6:0] 0 A | CMD [7:0] 🕴 A |    | DATA [7:0] | A | DATA [7:0]   | AP | 66µs       |     |      |
|------------------|---------------|----|------------|---|--------------|----|------------|-----|------|
| S ADDR [6:0] 0 A | CMD [7:0]     | Sr | ADDR [6:0] | 1 | A DATA [7:0] | A  | DATA [7:0] | N P | 66µs |

Waiting time inserted between incremental 2-byte write packet for a subcommand and reading results

(acceptable for  $f_{SCL} \leq 100 \text{ kHz}$ )

| į | S ADDR [6:0] |   | A CMD [7:0] | A   | Sr ADDR | [6:0] , 1 A | DATA [7:0] | A | DATA [7:0] | A |
|---|--------------|---|-------------|-----|---------|-------------|------------|---|------------|---|
| Γ | DATA [7:0]   | A | DATA [7:0]  | N P | 66µs    |             |            |   |            |   |

Waiting time inserted after incremental read

#### Figure 9. I<sup>2</sup>C Command Waiting Time

## 7.3.1.4 <sup>P</sup>C Clock Stretching

A clock stretch can occur during all modes of fuel gauge operation. In SLEEP mode, a short  $\leq$  100-µs clock stretch occurs on all I<sup>2</sup>C traffic as the device must wake-up to process the packet. In the other modes (INITIALIZATION, NORMAL), a  $\leq$  4-ms clock stretching period may occur within packets addressed for the fuel gauge as the I<sup>2</sup>C interface performs normal data flow control.

## 7.4 Device Functional Modes

To minimize power consumption, the fuel gauge has several power modes: INITIALIZATION, NORMAL, SLEEP, and SHUTDOWN. The fuel gauge passes automatically between these modes, depending upon the occurrence of specific events, though a system processor can initiate some of these modes directly. More details are found in the *bq27426 Technical Reference Manual* (SLUUBB0).

www.ti.com

## 8 Application and Implementation

#### NOTE

Information in the following application section is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

The bq27426 fuel gauge is a microcontroller peripheral that provides system-side fuel gauging for single-cell Lilon batteries. The device requires minimal configuration and uses One Time Programmable (OTP) Non-Volatile Memory (NVM). Battery fuel gauging with the fuel gauge requires connections only to PACK+ and PACK– for a removable battery pack or embedded battery circuit. To allow for optimal performance in the end application, special considerations must be taken to ensure minimization of measurement error through proper printed circuit board (PCB) board layout. Such requirements are detailed in *Design Requirements*.

## 8.2 Typical Applications



Figure 10. Typical Application Schematic

#### 8.2.1 Design Requirements

As shipped from the Texas Instruments factory, many bq27426 parameters in OTP NVM are left in the unprogrammed state (zero) while some parameters directly associated with the CHEMID are preprogrammed. This partially programmed configuration facilitates customization for each end application. Upon device reset, the contents of OTP are copied to associated volatile RAM-based Data Memory blocks. For proper operation, all parameters in RAM-based Data Memory require initialization—either by updating Data Memory parameters in a lab/evaluation situation or by programming the OTP for customer production. The *bq27426 Technical Reference Manual* (SLUUBB0) shows the default value and a typically expected value appropriate for most of applications.



## **Typical Applications (continued)**

## 8.2.2 Detailed Design Procedure

## 8.2.2.1 BAT Voltage Sense Input

A ceramic capacitor at the input to the BAT pin is used to bypass AC voltage ripple to ground, greatly reducing its influence on battery voltage measurements. It proves most effective in applications with load profiles that exhibit high-frequency current pulses (that is, cell phones) but is recommended for use in all applications to reduce noise on this sensitive high-impedance measurement node.

## 8.2.2.2 Integrated LDO Capacitor

The fuel gauge has an integrated LDO with an output on the V<sub>DD</sub> pin of approximately 1.8 V. A capacitor of value at least 2.2  $\mu$ F should be connected between the V<sub>DD</sub> pin and V<sub>SS</sub>. The capacitor must be placed close to the gauge IC and have short traces to both the V<sub>DD</sub> pin and V<sub>SS</sub>. This regulator must not be used to provide power for other devices in the system.

## 8.2.2.3 Sense Resistor Selection

Any variation encountered in the resistance present between the SRP and SRN pins of the fuel gauge will affect the resulting differential voltage, and derived current, it senses. As such, it is recommended to select a sense resistor with minimal tolerance and temperature coefficient of resistance (TCR) characteristics. The standard recommendation based on best compromise between performance and price is a 1% tolerance, 50 ppm drift sense resistor with a 1-W power rating.

## 8.2.3 External Thermistor Support

The fuel gauge temperature sensing circuitry is designed to work with a negative temperature coefficient-type (NTC) thermistor with a characteristic 10-k $\Omega$  resistance at room temperature (25°C). The default curve-fitting coefficients configured in the fuel gauge specifically assume a Semitec 103AT type thermistor profile and so that is the default recommendation for thermistor selection purposes. Moving to a separate thermistor resistance profile (for example, JT-2 or others) requires an update to the default thermistor coefficients which can be modified in RAM to ensure highest accuracy temperature measurement performance.

www.ti.com

# **Typical Applications (continued)**

## 8.2.4 Application Curves





## 9 Power Supply Recommendation

## 9.1 Power Supply Decoupling

The battery connection on the BAT pin is used for two purposes:

- To supply power to the fuel gauge
- To provide an input for voltage measurement of the battery.

A capacitor of value of at least 1  $\mu$ F should be connected between BAT and V<sub>SS</sub>. The capacitor should be placed close to the gauge IC and have short traces to both the BAT pin and V<sub>SS</sub>.

The fuel gauge has an integrated LDO with an output on the V<sub>DD</sub> pin of approximately 1.8 V. A capacitor of value at least 2.2  $\mu$ F should be connected between the V<sub>DD</sub> pin and V<sub>SS</sub>. The capacitor should be placed close to the gauge IC and have short traces to both the V<sub>DD</sub> pin and V<sub>SS</sub>. This regulator must not be used to provide power for other devices in the system.

## 10 Layout

#### 10.1 Layout Guidelines

- A capacitor of a value of at least 2.2 µF is connected between the V<sub>DD</sub> pin and V<sub>SS</sub>. The capacitor should be
  placed close to the gauge IC and have short traces to both the V<sub>DD</sub> pin and V<sub>SS</sub>. This regulator must not be
  used to provide power for other devices in the system.
- It is required to have a capacitor of at least 1.0 µF connect between the BAT pin and V<sub>SS</sub> if the connection between the battery pack and the gauge BAT pin has the potential to pick up noise. The capacitor should be placed close to the gauge IC and have short traces to both the V<sub>DD</sub> pin and V<sub>SS</sub>.
- If the external pullup resistors on the SCL and SDA lines will be disconnected from the host during low-power operation, it is recommended to use external 1-MΩ pulldown resistors to V<sub>SS</sub> to avoid floating inputs to the I<sup>2</sup>C engine.
- The value of the SCL and SDA pullup resistors should take into consideration the pullup voltage and the bus capacitance. Some recommended values, assuming a bus capacitance of 10 pF, can be seen in Table 1.

| VPU             | 1.8 V                             | 3.3 V   |                                   |         |  |  |
|-----------------|-----------------------------------|---------|-----------------------------------|---------|--|--|
| D               | Range                             | Typical | Range                             | Typical |  |  |
| R <sub>PU</sub> | 400 Ω ≤ R <sub>PU</sub> ≤ 37.6 kΩ | 10 kΩ   | 900 Ω ≤ R <sub>PU</sub> ≤ 29.2 kΩ | 5.1 kΩ  |  |  |

#### Table 1. Recommended Values for SCL and SDA Pullup Resistors

- If the host is not using the GPOUT functionality, then it is recommended that GPOUT be connected to a GPIO of the host so that in cases where the device is in SHUTDOWN, toggling GPOUT can wake the gauge up from the SHUTDOWN state.
- If the battery pack thermistor is not connected to the BIN pin, the BIN pin should be pulled down to  $V_{SS}$  with a 10-k $\Omega$  resistor.
- The BIN pin should not be shorted directly to V<sub>DD</sub> or V<sub>SS</sub>.
- The actual device ground is pin 3 (V<sub>SS</sub>).
- The SRP and SRN pins should be Kelvin connected to the R<sub>SENSE</sub> terminals. SRP to the battery pack side of R<sub>SENSE</sub> and SRN to the system side of the R<sub>SENSE</sub>.
- Kelvin connects the BAT pin to the battery PACKP terminal.

## 10.2 Layout Example







## 11 Device and Documentation Support

## **11.1 Documentation Support**

#### 11.1.1 Related Documentation

- bq27426 Technical Reference Manual (SLUUBB0)
- Single Cell Gas Gauge Circuit Design (SLUA456)
- Single Cell Impedance Track Printed-Circuit Board Layout Guide (SLUA457)
- ESD and RF Mitigation in Handheld Battery Electronics (SLUA460)

## 11.2 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.3 Trademarks

Impedance Track, NanoFree, E2E are trademarks of Texas Instruments.  $I^2C$  is a trademark of NXP Semiconductors N.V. All other trademarks are the property of their respective owners.

#### 11.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## 11.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



YZF0009-C01

## **PACKAGE OUTLINE**

## DSBGA - 0.625 mm max height

DIE SIZE BALL GRID ARRAY



NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing

An intera uniteristic are in minimiters. Any uniter per ASME Y14.5M.
 This drawing is subject to change without notice.
 NanoFree<sup>™</sup> package configuration.

#### bq27426 SLUSC91C – OCTOBER 2015–REVISED FEBRUARY 2016

# **EXAMPLE BOARD LAYOUT**

## DSBGA - 0.625 mm max height

DIE SIZE BALL GRID ARRAY





NOTES: (continued)

4. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. For more information, see Texas Instruments literature number SNVA009 (www.ti.com/lit/snva009).

www.ti.com



## **EXAMPLE STENCIL DESIGN**

## DSBGA - 0.625 mm max height

DIE SIZE BALL GRID ARRAY





NOTES: (continued)

5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.

www.ti.com



23-Feb-2016

## **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| BQ27426YZFR      | ACTIVE | DSBGA        | YZF     | 9    | 3000    | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM | -40 to 85    | BQ27426        | Samples |
| BQ27426YZFT      | ACTIVE | DSBGA        | YZF     | 9    | 250     | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM | -40 to 85    | BQ27426        | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between

the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



23-Feb-2016

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| BQ27426YZFR                 | DSBGA           | YZF                | 9 | 3000 | 180.0                    | 8.4                      | 1.78       | 1.78       | 0.69       | 4.0        | 8.0       | Q1               |
| BQ27426YZFT                 | DSBGA           | YZF                | 9 | 250  | 180.0                    | 8.4                      | 1.78       | 1.78       | 0.69       | 4.0        | 8.0       | Q1               |

www.ti.com

# PACKAGE MATERIALS INFORMATION

23-Feb-2016



\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| BQ27426YZFR | DSBGA        | YZF             | 9    | 3000 | 182.0       | 182.0      | 20.0        |
| BQ27426YZFT | DSBGA        | YZF             | 9    | 250  | 182.0       | 182.0      | 20.0        |

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     |                          | Applications                  |                                   |
|------------------------------|--------------------------|-------------------------------|-----------------------------------|
| Audio                        | www.ti.com/audio         | Automotive and Transportation | www.ti.com/automotive             |
| Amplifiers                   | amplifier.ti.com         | Communications and Telecom    | www.ti.com/communications         |
| Data Converters              | dataconverter.ti.com     | Computers and Peripherals     | www.ti.com/computers              |
| DLP® Products                | www.dlp.com              | Consumer Electronics          | www.ti.com/consumer-apps          |
| DSP                          | dsp.ti.com               | Energy and Lighting           | www.ti.com/energy                 |
| Clocks and Timers            | www.ti.com/clocks        | Industrial                    | www.ti.com/industrial             |
| Interface                    | interface.ti.com         | Medical                       | www.ti.com/medical                |
| Logic                        | logic.ti.com             | Security                      | www.ti.com/security               |
| Power Mgmt                   | power.ti.com             | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |
| Microcontrollers             | microcontroller.ti.com   | Video and Imaging             | www.ti.com/video                  |
| RFID                         | www.ti-rfid.com          |                               |                                   |
| OMAP Applications Processors | www.ti.com/omap          | TI E2E Community              | e2e.ti.com                        |
| Wireless Connectivity        | www.ti.com/wirelessconne | ctivity                       |                                   |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2016, Texas Instruments Incorporated